# Under the hood of a non-inverting buck-boost DC/DC converter

Vijay Choudhary
Timothy Hegarty
David Pace



# **Agenda**

- Buck-boost conversion
  - Buck-boost applications and approaches
  - Topology advantages and disadvantages
- 4-switch buck-boost converter
  - Basic converter operation
  - Converter design example
  - PCB layout case study

### Who needs a buck-boost converter?







### Fixed output / variable input:

- Battery input from full to minimum charge
- Automotive cold-crank
- AC-powered with battery back-up

### Variable output / fixed input:

- GaN or Silicon power amplifier (PA)
- Constant current LED drive
- USB Type-C power delivery (PD)

### Programmable output / variable input

- Automotive USB Type-C PD
- Adaptive PA powered from a battery

# **Buck-boost applications**

#### **Industrial PCs**



#### **Application needs**

- 6 V-36 V<sub>IN</sub> from AC-powered supply or battery
- 12 V output, 60 W-200 W



# Automotive start/stop & DVRs



#### **Application needs**

- 9 V-16 V<sub>IN</sub>, 3.5 V during start
- ~12 V output, 60 W-120 W



#### **USB** power delivery



#### **Application needs**

- 12 V bus or battery, 9V–16 V<sub>IN</sub>
- 5/12/20 V<sub>OUT</sub>, 10 W–100 W

#### **USB Power Delivery profiles**

| Profile | +5 V        | +12 V       | +20 V        |  |
|---------|-------------|-------------|--------------|--|
| 1       | 2.0 A, 10 W | N/A         | N/A          |  |
| 2       |             | 1.5 A, 18 W | N/A          |  |
| 3       |             | 3.0 A, 36 W | N/A          |  |
| 4       |             |             | 3.0 A, 60 W  |  |
| 5       |             | 5.0 A, 60 W | 5.0 A, 100 W |  |

# Industrial & battery chargers





#### **Application needs**

- 12 V or 24 V<sub>IN</sub> or DC adapter
- CC/CV up to 200 W+



### Cascaded boost + buck

### **Advantages**

- Wide choice of buck and boost controllers
- Two simple topologies
- Low noise at both input and output
- Parallel buck stages for multiple  $V_{\text{OUT}}$  rails

- Two inductors
- Two controllers
- Higher cost
- Larger solution size
- Higher losses, lower efficiency



### **SEPIC** converter

Single-ended primary inductance converter

#### **Advantages**

- · Only one switch plus diode
- Wide choice of controllers for a lowside control switch
- Low input noise

- DC-blocking capacitor required
- Two inductors or coupled inductor
- Efficiency degrades at higher power
- High switch voltage, V<sub>IN</sub> + V<sub>OUT</sub>
- High switch current, I<sub>IN</sub> + I<sub>OUT</sub>
- Right half-plane zero







### **Zeta converter**

#### Inverted SEPIC

#### **Advantages**

- Only one switch plus diode
- Can use low-cost PFET controller
- Low output noise

- DC-blocking capacitor required
- Two inductors or coupled inductor
- Efficiency degrades at higher power
- High switch voltage, V<sub>IN</sub> + V<sub>OUT</sub>
- High switch current, I<sub>IN</sub> + I<sub>OUT</sub>
- Right half-plane zero



# Flyback converter

#### **Advantages**

- One switch plus diode
- Wide choice of controllers
- Higher power with larger transformer

#### **Disadvantages**

- Requires tightly-coupled transformer
- High switch voltages (V<sub>IN</sub> + N<sub>T</sub>\*V<sub>OUT</sub>)
- Efficiency degrades at high power / low  $V_{\rm IN}$
- High input and output noise / ripple
- High frequency ringing on SW1

Note:  $N_T$  = Transformer Turns Ratio =  $N_P / N_S$ 





## 2-switch single inductor buck-boost converter

### **Advantages**

- Simple design
- Single inductor
- Only buck side operates at high V<sub>IN</sub>
- Lower voltage SW2 FET

- Non-synchronous design limits power
- High switch current for V<sub>IN</sub> < V<sub>OUT</sub>
- Output diode power losses
- Single control loop for buck and buck-boost



# 4-switch single inductor buck-boost

### **Advantages**

- Single inductor / high power density
- Operates in buck mode at high V<sub>IN</sub>
- Sync rectification no diode drops
- Lower voltage SW2 FETs (V<sub>OUT</sub>)

- Limited choice of controllers
- Challenging PCB layout
- Single control loop for buck and boost









### **Buck-boost solutions**

### Single Inductor









|                     | Boost + buck                                    | SEPIC & Zeta                                    | Flyback<br>(N <sub>T</sub> = N <sub>P</sub> /N <sub>S</sub> )              | 2-Sw buck-boost                                     | 4-Sw buck-boost                                 |
|---------------------|-------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|
| Max V <sub>sw</sub> | SW1, SW2: V <sub>IN</sub>                       | $V_{\rm IN} + V_{\rm OUT}$                      | $V_{\mathrm{IN}} + \frac{N_{\mathrm{P}}}{N_{\mathrm{S}}} V_{\mathrm{OUT}}$ | SW1: V <sub>IN</sub><br>SW2: V <sub>OUT</sub>       | SW1: V <sub>IN</sub><br>SW2: V <sub>OUT</sub>   |
| Max I <sub>sw</sub> | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} \right)$ | $I_{IN} + I_{OUT}$                              | $I_{IN} \left( 1 + \frac{N_S}{N_P} \frac{V_{IN}}{V_{OUT}} \right)$         | $I_{IN} + I_{OUT}$                                  | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} \right)$ |
| I <sub>L1</sub>     | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} \right)$ | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} \right)$ | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} + \frac{N_S}{N_P} \right)$          | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} + 1 \right)$ | $I_{OUT} \left( \frac{V_{OUT}}{V_{IN}} \right)$ |
| I <sub>L2</sub>     | $I_{OUT}$                                       | $I_{OUT}$                                       | $I_{OUT} \left( 1 + \frac{N_S}{N_P} \frac{V_{OUT}}{V_{IN}} \right)$        | _                                                   | _                                               |

# **Buck-boost DC/DC converter progression**



# 4-switch buck-boost converter power stage



# Current-mode control: peak boost and valley buck









### **Buck-boost mode transitions**



Texas Instruments - 2016/17 Power Supply Design Seminar

Timer hysteresis eliminates chatter at boundary

# 4-switch buck-boost design example

| Design parameters                                               | Target specifications |  |
|-----------------------------------------------------------------|-----------------------|--|
| Input voltage range, V <sub>IN(min)</sub> -V <sub>IN(max)</sub> | 6 V-42 V              |  |
| Output voltage, V <sub>OUT</sub>                                | 12 V                  |  |
| Maximum load current, I <sub>OUT(max)</sub>                     | 6 A                   |  |
| Switching frequency, F <sub>SW</sub>                            | 300 kHz               |  |
| Operating mode                                                  | CCM, hiccup-mode OCP  |  |

### Inductor selection

#### Inductance selection is based on

- Target peak-to-peak ripple current
- RMS and saturation current ratings
- 3. Size / cost

Set ripple current ratios in deep boost operating points at 20-40%:

$$L_{BOOST} = \frac{V_{IN(min)}^{2} \left(V_{OUT} - V_{IN(min)}\right)}{0.2 \times I_{OUT(max)} F_{sw} V_{OUT}^{2}} = 4.2 \mu H$$

Inductor sat current rating:

$$I_{L(SAT)} \ge 1.5 \times \left( \frac{V_{OUT} \times I_{OUT(MAX)}}{0.9 \times V_{IN(MIN)}} + \frac{\Delta I_L}{2} \right) = 21.6A$$
Margin Efficiency Peak Ripple

Select L1 =  $4.7\mu$ H

| V <sub>IN</sub> | ΔI <sub>L1</sub> |  |
|-----------------|------------------|--|
| 6 V             | 2.1 A            |  |
| 24 V            | 4.3 A            |  |
| 42 V            | 6.1 A            |  |



# **C**<sub>OUT</sub> selection

Maximum RMS current in C<sub>OUT</sub> occurs in boost mode

$$I_{COUT(rms)} = I_{OUT} \sqrt{\frac{V_{OUT}}{V_{IN}} - 1} = 6A$$

V<sub>OUT</sub> ripple: related to ESR

$$\Delta V_{RIPPLE(ESR)} = \frac{I_{OUT}V_{OUT}}{V_{IN(min)}}ESR$$

ESR (5 m
$$\Omega$$
)  $\longrightarrow$  60 mV

V<sub>OUT</sub> ripple: related to C<sub>OUT</sub>

$$\Delta V_{RIPPLE(C_{OUT})} = \frac{I_{OUT}D_{boost}}{C_{OUT}F_{sw}}$$

$$C_{OUT} (330\mu F) \longrightarrow 30mV$$



# **C**<sub>IN</sub> selection

Maximum RMS current flowing in C<sub>IN</sub> occurs in buck mode

$$I_{CIN(rms)} = I_{OUT} \sqrt{D(1-D)} = 3A$$

V<sub>IN</sub> ripple: related to ESR

$$\Delta V_{RIPPLE(ESR)} = I_{OUT}ESR$$

ESR 
$$(25m\Omega) \longrightarrow 150mV$$

V<sub>IN</sub> ripple: related to C<sub>IN</sub>

$$\Delta V_{RIPPLE(C_{IN})} = \frac{I_{OUT}D_{buck}\left(1 - D_{buck}\right)}{C_{IN}F_{sw}}$$

$$C_{IN}$$
 (68 $\mu$ F)  $\longrightarrow$  75mV



# Slope capacitance, C<sub>SLOPE</sub>

#### Peak current-mode boost



Valley current-mode buck



$$\left|S_{n}\right| + \left|S_{f}\right| = \frac{V_{in}}{L} + \frac{V_{out} - V_{in}}{L} = \frac{V_{out}}{L} \qquad \left|S_{n}\right| + \left|S_{f}\right| = \frac{V_{in} - V_{out}}{L} + \frac{V_{out}}{L} = \frac{V_{in}}{L}$$

$$S_e = \frac{V_{out} - V_{in}}{L}$$

$$\left|S_{n}\right| + \left|S_{f}\right| = \frac{V_{in} - V_{out}}{L} + \frac{V_{out}}{L} = \frac{V_{in}}{L}$$

$$S_e = \frac{V_{in} - V_{out}}{L}$$

For ideal adaptive slope compensation, select

$$C_{SLOPE} = g_{m(slope)} \frac{L1}{R_{SENSE}A_{CS}}$$
$$= 2\mu S \times \frac{4.7\mu H}{8m\Omega \times 5} = 235 pF$$

Select a slope cap of 100 pF to 2x calculated above Lower C<sub>SLOPE</sub> recommended for noise immunity



# Converter small-signal model

#### Load pole

$$f_{p1(boost)} = \frac{1}{2\pi} \left( \frac{2}{R_{OUT} C_{OUT}} \right) = 398Hz$$

$$f_{\text{p1(boost)}} = \frac{1}{2\pi} \left( \frac{2}{R_{\text{OUT}} C_{\text{OUT}}} \right) = 398 \text{Hz}$$
 
$$f_{\text{p1(buck)}} = \frac{1}{2\pi} \left( \frac{1}{R_{\text{OUT}} C_{\text{OUT}}} \right) = 199 \text{Hz}$$

#### ESR zero

$$f_{z1} = \frac{1}{2\pi} \left( \frac{1}{R_{ESR} C_{OUT}} \right) = 79.6 \, \text{kHz}$$

$$f_{zRHP} = \frac{1}{2\pi} \left( \frac{R_{OUT} \left( 1 - D_{Boost(max)} \right)^2}{L1} \right) = 16.9 \text{kHz}$$
 Target cross

$$F_c = 4 \text{kHz}$$

# **Control loop compensation**

$$f_{zc} = 1 \text{kHz}$$

$$R_{c1} = \frac{2\pi F_c}{\text{gm}_{EA}} \times \frac{R_{FB1} + R_{FB2}}{R_{FB1}} \times \frac{A_{CS} R_{SENSE} C_{OUT}}{1 - D_{max}} = 10.9 \text{k}\Omega$$

$$C_{c1} = \frac{1}{2\pi f_{zc} R_{c1}} = 15.9 \text{ nF}$$

$$C_{c2} = \frac{1}{2\pi f_{zESR} R_{c1}} = 106 pF$$



# **Control loop results**

#### **Boost-mode**



#### **Buck-mode**



### Reference schematic



# Identify high di/dt and dv/dt, noise-sensitive traces



# 4-switch buck-boost converter "hot" loops



Minimizing Power Loop and Gate Loop parasitic inductances is very important

Both  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  must be carefully placed in the PCB layout

# Top layer power stage routing





- 1. Place input caps close to buck leg MOSFETs
- 2. Place output caps close to boost leg MOSFETs
- 3. Keep shunt close to FETs for tight loop layout
- 4. VIN and VOUT planes provide heatsinking for high-side FETs

# Bottom layer power stage and controller routing



- Connect PGND and AGND at DAP
- 2. Locate VCC and BOOT caps close to IC
- 3. Separate GND island for small-signal components
- 4. Current sense filter close to IC

# Layer 2: Solid GND plane; Layer 3: gate drives





# Layers 4 & 5: Current sense and gate drives





# **Summary**

- Buck-boost applications with step-up / step down conversion appear in many endmarkets.
- Several topologies to choose from for buck-boost conversion.
  - Best fit chosen based on power level, efficiency, solution size and cost goals
- Single-inductor solutions dominate when high efficiency and output power are needed
  - 4-switch buck-boost reduces rectifier losses over entire operating range
  - Transition region switching losses are reduced when controller alternates between buck mode and boost mode.
- Application design example provided a working solution for a 12 V / 72 W converter with wide 6 V to 42 V input range.
- PC board layout design begins with identification of high dv/dt nodes and high di/dt loops. Best performance is achieved when current loops are short and sensitive nodes are spaced well away from noise generating traces.

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated